CS 577: C-based VLSI Design

## **HLS for Brain Tumour Detection**



#### **Group 6**

❖ Abhi Agarwal - 210101002

❖ Achyut Dhiman - 210101006

❖ Balaji S - 210101028

❖ Satyarth Gupta - 210101095

❖ Hrishikesh - 210102038

## Model Description

The model we chose was sourced from

https://github.com/Sarah-Hesham-2022/Doctork-Application/tree/main and the model chosen was **BrainTumor\_CNN.h5**. The project was based on Health Care System with GUI, based on Deep Learning and Images Classification. The model we chose has a goal of detecting MRI of brain and classify them (to brain with & without tumor). The model was moderately sized (**190 KB**) and had **8 layers**.

| Task of                   | No. of | Type of                                                                                       | Other Details                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------|--------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| model                     | Layers | Layers                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                       |
| Brain Tumour<br>Detection | 8      | 1.Padding (2D) 2.Convolution (2D) 3.MaxPooling (2D) 4.Flatten (1D) 5.Dense (Fully- Connected) | This CNN model for Brain Tumour detection comprises 8 layers, including 4 2D convolutional layers with padding and max-pooling, followed by a flattening layer and 4 fully connected dense layers. The model processes the input through convolutional operations, downsamples with max-pooling, and uses dense layers for classification, aiming to detect brain tumours based on the provided data. |

#### **Model Structure- Brain Tumour**







## Changes made to HLS4ML model

The hls4ml was used to create firmware implementations of machine learning algorithms. HLS4ML was used to convert keras model to HDL; suitable for Vivado High Level Synthesis.

We used compatible tensorflow version 2.13.1 to run the model.

We used following script to run HLS4ML on our model and build it using Vivado HLS.

```
import os
new_path = '/opt/Xilinx/Vivado/2018.2/bin'
os.environ['PATH'] += os.pathsep + new path
from tensorflow.keras.models import load_model
import hls4ml
model = load model('BrainTumor CNN.h5')
config = hls4ml.utils.config_from_keras_model(model, granularity='name')
config['Model']['ReuseFactor'] = 4
#config['Model']['Strategy'] = 'resource'
#config['Model']['Precision'] = 'fixed<>'
hls_model = hls4ml.converters.convert_from_keras_model(model, hls_config=
config , io_type = 'io_stream', part = 'xc7z020clg400-1' , backend = 'Vivado')
# hls model.compile()
hls_model.build(csim = False)
# Print out the report if you want
hls4ml.report.read vivado report('my-hls-test')
```

The script first updates the system PATH to include the Vivado toolchain directory, then loads the Keras model, configures conversion parameters, and finally performs the conversion and synthesis. It generated the output folder my-hls-test which had all required C++ files; utility libraries and configuration files for HLS synthesis. We faced many build issues; which required visiting the documentation exhaustively and also trying various hit and trial changes. Problematic pragmas were identified through exhaustive search; by first removing each and every pragma, then adding them till all problematic

pragmas were found. In the end, to successfully build the model, following changes were made.

#### 1. Commenting my-hls-test/build\_prj.tcl line 167

In build\_prj.tcl the line 167 corresponds to following directive

config\_schedule -enable\_dsp\_full\_reg=false

In Vivado 2018.2, it shows the following error

ERROR: [HLS 200-101] 'config\_schedule': Unknown option '-enable\_dsp\_full\_reg=false'.

Upon reviewing through 2018.2 Vivado Design Suite User Guide:High-level Synthesis (UG902); we found the only options for config\_schedule is -effort. Enable\_dsp\_full\_reg is an option in Vivado 2023.2 (UG1399). The default there is false for this option. So in build\_prj.tcl we commented this particular pragma; and re-run the code.

#### **Options**

-effort (high | medium | low)

Specifies the effort used during scheduling operations.

- The default is Medium effort.
- A Low effort optimization improves the run time and might be useful when there are few choices for the design implementation.
- A High effort optimization results in increased run time, but typically provides better results.

-verbose

Prints out the critical path when scheduling fails to satisfy any directives or constraints.

```
-relax_ii_for_timing
```

This option allows scheduling to relax the II on a pipelined loop or function in order to satisfy timing requirements. In general, scheduling might create a design that fails to meet timing, allowing logic synthesis to be used to ensure the timing requirements are met. This option informs scheduling to always meet timing and relax the throughput target (II) in order to ensure the design meets its timing requirements.

#### Pragma

There is no pragma equivalent.

#### **Examples**

Changes the default schedule effort to Low to reduce run time.

```
config_schedule -effort low
```

# Commenting line 30 of my-hls-test/firmware/nnet\_utils/nnet\_dense\_latency. h

The line 30 of **nnet\_dense\_latency.h** is #pragma HLS ARRAY\_PARTITION variable=mult complete This was commented out because of following error

ERROR: [XFORM 203-103] Array 'mult.V'

(firmware/nnet\_utils/nnet\_dense\_latency.h:17): partitioned elements number (5880) has exeeded the threshold (4096), which may cause long run-time.

Other solutions were tried as well like changing ARRAY\_PARTITION type from complete to block (factor 2), cyclic but the error still persisted.

The exact cause of this error seems to be the size of weights of layer dense\_30; which has 5880 elements. The maximum allowed number of partitions was 4096 according to default configurations.

#### 3. Commenting line 18 of my-hls-test/firmware/nnet\_utils/nnet\_dense\_stream. h

```
The line 18 of nnet_dense_stream.h corresponds to #pragma HLS PIPELINE II=CONFIG_T::reuse_factor
```

It belongs to dense\_wrapper; the code snippet of which is shown here.

It seems like the dense\_wrapper invokes dense\_latency; which is called inline recursively with pipelining which somehow causes enormous number of load/store instructions. This results in following set of warnings and errors

```
WARNING: [ANALYSIS 214-1] Tool encounters 11760 load/store instructions to analyze which may result in long runtime.

ERROR: [XFORM 203-1403] Unsupported enormous number of load/store instructions: 'nnet::dense_wrapper<ap_fixed<16, 6, (ap_q_mode)5, (ap_o_mode)3, 0>, config15>' .

ERROR: [HLS 200-70] Failed building synthesis data model.
```

Also 11760 happens to be double of 5880 which is length of weights of layer dense\_30; which might happen to cause this issue., because of huge number of elements to load.

#### 4. Increasing clock \_period in my-hls-test/project.tcl

We increased clock period to 10 ns as earlier the default target of 5 ns was being exceed by estimated clock period.

```
+ Timing (ns):

* Summary:

+-----+

| Clock | Target| Estimated| Uncertainty|

+-----+

|ap_clk | 5.00| 5.421| 0.62|

+-----+
```

#### HLS4ML generated latency and area overhead table

```
_____
== Vivado HLS Report for 'myproject'
Date:
        Tue Apr 23 20:35:34 2024
Version:
        2018.2 (Build 2258646 on Thu Jun 14 20:25:20 MDT 2018)
Project:
        myproject_prj
         solution1
Solution:
Product family: zynq
Target device: xc7z020clg400-1
== Performance Estimates
Timing (ns):
* Summary:
| Clock | Target | Estimated | Uncertainty |
|ap_clk | 10.00| 9.353| 0.62|
+ Latency (clock cycles):
* Summary:
```

```
| Latency | Interval | Pipeline |
| min | max | min | max | Type |
| 202971 | 202971 | 40810 | 191000 | dataflow |
............
== Utilization Estimates
* Summary:
 Name | BRAM_18K| DSP48E| FF | LUT |
+-----+
|FIFO | 100| -| 4220| 14383|
|Instance | 27| 275| 43190| 74316|
|Multiplexer | -| -| -| -|
|Total | 127| 275| 47410| 88701|
|Available | 280| 220| 106400| 53200|
+----+
|Utilization (%) | 45| 125| 44| 166|
+-----+
```

| Design | LUT   | FF    | DSP | BRAM | Latency(<br>min/max)                 | Clock<br>period         |
|--------|-------|-------|-----|------|--------------------------------------|-------------------------|
| HLS4ML | 88701 | 47410 | 275 | 127  | 202971/20<br>2971<br>clock<br>cycles | 9.353 est.<br>10 target |

## Changes made to Keras2c generated files

- 1) In struct k2c Tensor, the array pointer was changed so as to represent array[MAX\_SIZE] (MAX\_SIZE=30,000)
- 2) Removed Function Pointers using flags since they are not synthesizable in HLS.

```
if(flag==0){
    k2c_softmax_func(output->array, output->numel);
}
if(flag==1){
    k2c_relu_func(output->array, output->numel);
}
```

3) Memcpy was removed
 memcpy(&output->array[offset], &input->array[i\*num],
 num\*sizeof(input->array[0]))
 Instead copy using for loop is implemented
 for (size\_t ji = 0; ji < num; ji++) {
 output->array[offset + ji] = input->array[i \* num + ji];
 }

4) Memset was removed for similar reasons
 memset(output->array,0,output->numel\*sizeof(output->array[0]))
 Was replaced by
 size\_t i;
 for ( i = 0; i < output->numel; ++i) {
 output->array[i] = 0.0f; // Set each element to zero

3

5) The structure initialization was unfolded due to type mismatch between float\* and float

```
dense_32_kernel.ndim=2;
dense_32_kernel.numel=10;
dense_32_kernel.shape[0]=10;
dense_32_kernel.shape[1]=1;
dense_32_kernel.shape[2]=1;
dense_32_kernel.shape[3]=1;
dense_32_kernel.shape[4]=1;
for(i=0;i<10;i++){
    #pragma HLS unroll factor=4
        dense_32_kernel.array[i] = dense_32_kernel_array[i];
}</pre>
```

6) Abnormal program termination was handled by increasing the size of arrays, which was caused by out of bounds access

```
Dump File hs_err_pid32472[1].dmp : C:\Users\Balaji\AppData\Local\Microsoft\Windows\INetCache\IE\2YJED7YF\hs_err_pid32472[1].dmp
Last Write Time 23-04-2024 22:14:18
Process Name E:\Vivado\2018.2\bin\unwrapped\win64.o\vivado_hls.exe
Process Architecture x64
Exception Code 0xc0000005
Exception Information The thread tried to read from or write to a virtual address for which it does not have the appropriate access.
Not Present
Error Information
```

7) Also, some basic initial changes (versions and type) were made to use keras2C.. To generate the C file malloc==false was used, since malloc and related system calls are not supported by HLS., Tensorflow version 2.15.0 and numpy version 1.26.4 were used.

# Changes made to optimize the Resource Utilisation and Latency

- 1) Some of the larger arrays were removed and instead a direct initialization of the arrays inside the k2c Tensor structure was done.
- 2) Output array in k2c\_conv2d was already initialised to 0, then there is no sense in re-initialising inside the k2c\_conv2d function. We removed the initialization that was outside and only the initialization iniside remains
- 3) The same changes were done to the output k2c\_pad2d.

```
4)
    for (size_t i=0; i < size; ++i) {
          #pragma HLS unroll factor=4
          if (x[i] <= 0.0f) {</pre>
```

```
x[i] = 0.0f;
}
```

```
: Tue Apr 23 17:20:53 IST 2024.
Solution
              : solution1.
Simulation tool : xsim.
         + Status +-----
                            avg |
                                                                             avg
                            NA |
                                          NA
                                                                                   NA|
                                                                                                NA |
                         1226411
                                      1226411
                                                    1226411
                                                                      NA
                                                                                   NA
                                                                                                NA
   Verilog
              Pass
with unroll factor=4
```

Pragma unroll factor 4 was used wherever possible which was the optimal. Unroll factor 16 lead to an increase in resource utilization while at the same time not causing much change to the latency.

```
: Tue Apr 23 17:44:32 IST 2024.
                 : solution1.
Solution
Simulation tool
                : xsim.
                                                                                        Interval
             Status
                  NA
                                                                 NA
                                                                                                NA
                                                                                                                NA
                                                                                                NA
   Verilog|
                 Pass
                             1220701
                                             1220701
                                                            1220701
                                                                                 NA
                                                                                                                NA
with unroll factor=16
```

```
5)
for (size_t i = 0; i < outrows; ++i) {
    const size_t outrowidx = i*outcols;
    const size_t inneridx = i*innerdim;
    for (size_t k = 0; k < innerdim; ++k) {
        for (size_t j = 0; j < outcols; ++j) {
            #pragma HLS pipeline
            C[outrowidx+j] += A[inneridx+k] * B[k*outcols+j];
        }
    }
}</pre>
```

Pragma HLS pipeline was used in the innermost loop wherever possible since this leads to reduction in latency

```
6)
for(i=0;i<10;i++){
    #pragma HLS unroll factor=4
        dense_31_bias.array[i] = dense_31_bias_array[i];
}
For small loops direct loop unroll was used whereas</pre>
```

```
for(i=0;i<700;i++){
    #pragma HLS unroll factor=4
    #pragma HLS PIPELINE II=1
        dense_31_kernel.array[i] = dense_31_kernel_array[i];
}</pre>
For large loops unroll with pipeline is used.
```

# **Initial Reports**

| Summary             |          |        |          |         |
|---------------------|----------|--------|----------|---------|
| Name                | BRAM_18K | DSP48E | FF       | LUT     |
| DSP                 |          | 2      | 2000     |         |
| Expression          | -        | 5      | 0        | 1351    |
| FIFO                | (a)      | (2)    | ш.       | 12)     |
| Instance            | 0        | 157    | 35156    | 30245   |
| Memory              | 1771     | æ      | 512      | 43      |
| Multiplexer         | 12       | 12     | <u>u</u> | 4934    |
| Register            | 原        | 15     | 940      | -       |
| Total               | 1771     | 157    | 36608    | 36573   |
| Available           | 5040     | 2880   | 5037120  | 2518560 |
| Available SLR       | 1680     | 960    | 1679040  | 839520  |
| Utilization (%)     | 35       | 5      | ~0       | 1       |
| Utilization SLR (%) | 105      | 16     | 2        | 4       |

| Report time<br>Solution<br>Simulation | : :                | Sat Apr<br>solution<br>xsim. | 20 20:46<br>n1. | 9:20 IS    | T 2024.        |                |                |                |                |
|---------------------------------------|--------------------|------------------------------|-----------------|------------|----------------|----------------|----------------|----------------|----------------|
| +<br> <br>+ RTL                       | +<br> <br>+ Status | <del>+</del>                 |                 |            | Latency        | ·····          |                | Interval       | ·<br>!         |
| + KIL .                               | + Status<br>       | İ                            | min             | I          | avg            | max            | min            | avg            | max            |
| VHDL<br>  Verilog                     |                    | NA <br>ss                    | 24934           | NA <br>105 | NA <br>2493405 | NA <br>2493405 | NA <br>2493406 | NA <br>2493406 | NA <br>2493406 |

## Results

| Itilization Estimates |                |                |         |         |
|-----------------------|----------------|----------------|---------|---------|
| Summary               |                |                |         |         |
| Name                  | BRAM_18K       | DSP48E         | FF      | LUT     |
| DSP                   | ₹              | 5              | ₹8      | 77      |
| Expression            | <del>2</del> 0 | <del>(i)</del> | 0       | 1606    |
| FIFO                  | 20             | <u>12</u>      | 22      | 732     |
| Instance              | 86             | 356            | 66302   | 69049   |
| Memory                | 889            | 2)             | 416     | 33      |
| Multiplexer           | Ē:             | 8              | 76      | 5573    |
| Register              | <del>9</del> 0 | <b>(E)</b>     | 1652    | (E=)    |
| Total                 | 975            | 356            | 68370   | 76261   |
| Available             | 5040           | 2880           | 5037120 | 2518560 |
| Available SLR         | 1680           | 960            | 1679040 | 839520  |
| Utilization (%)       | 19             | 12             | 1       | 3       |
| Utilization SLR (%)   | 58             | 37             | 4       | 9       |

| Report time<br>Solution<br>Simulation | : sol    | Apr 23 17:20:53 I<br>ution1.<br>m. | ST 2024.       |                |            |           |            |
|---------------------------------------|----------|------------------------------------|----------------|----------------|------------|-----------|------------|
| <br> <br>  + RTL -                    | <br>     |                                    | Latency        | ا              |            | Interval  | !          |
| l l                                   |          | min                                | avg            | max            | min        | avg       | max        |
| VHDL<br>  Verilog                     |          | NA <br>1226411                     | NA <br>1226411 | NA <br>1226411 | NA  <br>NA | NA <br>NA | NA  <br>NA |
| with unroll                           | factor=4 |                                    |                |                |            |           |            |

# Comparison

| Design       | Unoptimized | Optimised | HLS4ML |
|--------------|-------------|-----------|--------|
| LUT          | 36573       | 76261     | 88701  |
| FF           | 36608       | 68370     | 47410  |
| DSP          | 157         | 365       | 275    |
| BRAM         | 1771        | 975       | 127    |
| latency      | 2493405     | 1226411   | 202971 |
| Clock Period | 8.44        | 10.493    | 9.353  |

#### Conclusion

In conclusion, the optimized hardware design, achieved through meticulous adjustments and optimization strategies applied during the conversion process with HLS4ML, demonstrated superior performance compared to the unoptimized version. By fine-tuning configuration parameters, resolving build issues, and implementing optimization techniques such as pragma unrolling and pipeline utilization, the optimized design significantly improved resource utilization and reduced latency, meeting project requirements effectively. This underscores the effectiveness of leveraging HLS4ML for transforming deep learning models into hardware-friendly implementations suitable for FPGA deployment, ultimately providing a robust solution for brain tumour detection in medical imaging applications.

#### References

- <a href="https://support.xilinx.com/s/question/0D52E00006ihQPSSA2/warning-opmode-input-warning-the-opmode-0110x0x-with-carryinsel-000-to-dsp48e1-instance-is-invalid?language=en\_US">https://support.xilinx.com/s/question/0D52E00006ihQPSSA2/warning-opmode-input-warning-the-opmode-0110x0x-with-carryinsel-000-to-dsp48e1-instance-is-invalid?language=en\_US</a>
- https://fastmachinelearning.org/hls4ml/
- https://github.com/Sarah-Hesham-2022/Doctork-Application
- https://docs.amd.com/r/en-US/ug1399-vitis-hls/Introduction